Student Name: Instructor: Mustafa Altun

**Student ID:** 

Date: 24/04/2017

## EHB322E Digital Electronic Circuits MIDTERM II

Duration: 120 Minutes Grading: 1) 30%, 2) 40%, 3) 30%

Exam is in closed-notes and closed-books format; calculators are allowed For your answers please use the space provided in the exam sheet GOOD LUCK!

1) Consider a Boolean function  $f = \chi_1 \chi_2 \chi_3 + \overline{\chi_1} \overline{\chi_2} + \overline{\chi_1} \overline{\chi_3}$  to be implemented. Suppose that all NMOS transistors are identical and all PMOS transistors are identical. Equivalent resistor for an NMOS transistor:  $R_N = 12k\Omega$  Equivalent resistor for a PMOS transistor:  $R_P = 24k\Omega$  Suppose that each circuit node (including outputs) has a capacitance value of 10pF.

Implement f with "an NMOS and PMOS (CMOS) Pass Transistor Logic" using the ordering of  $x_1 - x_2 - x_3$ . Find the **minimum number** of transistors needed. Find the **worst case** (largest) and best case (smallest)  $t_{PHL}$  and  $t_{PLH}$  values (total of 4 values).

• *Hint:* in calculating delay values, use Elmore delay model.

- 2) Consider a dynamic domino logic circuit shown below.
  - Suppose that each transistor has an internal gate capacitor C<sub>G</sub> and drain capacitor C<sub>D</sub>: C<sub>G</sub>= c<sub>ox</sub>W L; C<sub>D</sub>= (c<sub>ox</sub>W L)/2; c<sub>ox</sub>=0.1 pF/um2.
  - Equivalent resistor for an NMOS transistor:  $R_N=(12k\Omega)/(W/L)_N$ Equivalent resistor for a PMOS transistor:  $R_P=(24k\Omega)/(W/L)_P$
  - Suppose that all four CMOS inverters are identical with same  $W_{N-In}$  and  $W_{P-In}$  values.
  - $\bullet \quad W_{N1} = W_{N2} = W_{N3} = 1u, \quad W_{P1} = 2u, \quad W_{P-In} = 2u, \quad W_{N-In} = 1u, \quad L = 1u \quad for \quad all \quad transistors, \\ V_{TN} = |V_{TP}| = 1V, \quad V_{DD} = 5V.$



Cascaded Dynamic Circuits

- a) Derive a Boolean expression of f in terms of  $x_1$  and  $x_2$  in evaluation phase.
- **b)** Find the value of  $W_{N5}$  if  $V_{OUT-1}=4.5V$  as a result of charge sharing (problem).
- c) Find the worst case *t<sub>PHL</sub>* for OUT-1. Suppose that all input transitions happen in precharge phase and each circuit node has an initial voltage value of either 0V or 5V.
- **d**) Find the values of  $W_{P2}$  and  $W_{N4}$  if the worst case  $t_{PHL}$  for OUT-1, calculated in **c**), is same as the clock delay (total delay of two cascaded inverters).

- 3) Consider the circuit.
  - Suppose that all NMOS transistors are identical and all PMOS transistors are identical. Equivalent resistor for an NMOS transistor:  $R_N$ = 8k $\Omega$ Equivalent resistor for a PMOS transistor:  $R_P$ = 24k $\Omega$
  - Suppose that each circuit node (including outputs) has a capacitance value of 10pF.
  - a) Derive a Boolean expression for the output F in terms of inputs A and B.
  - **b)** Calculate the worst case and the best case propagation delays, **t**PLH and **t**PHL values (total of 4 values).

